Part Number Hot Search : 
A7303 TDA20 200CT AC513 BXMF1023 A7303 P20N60 BD6025GU
Product Description
Full Text Search
 

To Download DS28E10P Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  _______________________________________________________________ maxim integrated products 1 for pricing, delivery, and ordering information, please contact maxim direct at 1-888-629-4642, or visit maxims website at www.maxim-ic.com. ds28e10 1-wire sha-1 authenticator abridged data sheet 219-0009; rev 2; 4/11 general description the ds28e10 combines secure challenge-and-response authentication functionality based on the fips 180-3 specified secure hash algorithm (sha-1) with 224 bits of one-time programmable user eprom in a single chip. once written, the memory is automatically write protected. additionally, each device has its own guaran - teed unique 64-bit rom identification number (rom id) that is factory programmed into the chip. memory writes are performed 4 bytes at a time. a secure and low-cost factory programming service is available to preprogram device data, including the sha-1 security data compo - nents. the device communicates over the single-contact 1-wire? bus. the communication follows the standard 1-wire protocol with the rom id acting as node address in the case of a multidevice 1-wire network. applications reference design license management system intellectual property protection sensor/accessory authentication and calibration ordering information features s dedicated hardware-accelerated sha-1 engine for generating sha-1 macs s one page of 28 bytes user otp eprom s irreversible write protection s unique, factory-programmed 64-bit identification number s 1-wire interface for standard and overdrive speed s communicates with host at up to 15.4kbps at standard speed or up to 125kbps in overdrive mode s operating range from 2.8v to 3.6v, -40 n c to +85 n c s 3-lead sot23, 6-lead tsoc package s 6kv human body model (hbm) esd protection (typ) on 1-wire and v cc pin + denotes a lead(pb)-free/rohs-compliant package. t = tape and reel. typical operating circuit 1-wire is a registered trademark of maxim integrated products, inc. evaluation kit available io r pup 3.3v c px.1 1-wire v cc v cc gnd gnd ds28e10 part temp range pin-package ds28e10r+t -40 n c to +85 n c 3 sot23 DS28E10P+ -40 n c to +85 n c 6 tsoc DS28E10P+t -40 n c to +85 n c 6 tsoc
ds28e10 1-wire sha-1 authenticator 2 abridged data sheet stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. these are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. io voltage to gnd ..................................................... -0.5v, +7v io sink current ................................................................... 20ma v cc voltage to gnd .................................................. -0.5v, +7v operating temperature range .......................... -40 n c to +85 n c junction temperature ..................................................... +150 n c storage temperature range ............................ -55 n c to +125 n c lead temperature (soldering, 10s) ................................ +300 n c soldering temperature (reflow) ...................................... +260 n c electrical characteristics ( t a = -40 n c to +85 n c, see note 1.) absolute maximum ratings parameter symbol conditions min typ max units v cc pin supply voltage v cc during nonprogramming state (note 2) 2.8 3.6 v standby current i ccs v cc = 3.6v 0.5 4.0 f a operating current i cco v cc = 3.6v, reading (note 3) 30 f a io pin: general data 1-wire pullup voltage v pup (note 4) 2.8 3.6 v 1-wire pullup resistance r pup (notes 4, 5) 0.3 2.2 k i input capacitance c io (note 3) 50 pf input load current i l (io pin at v pup ) (note 3) 2 f a input low voltage v il (notes 4, 6, 7) 0.3 o v cc v input high voltage v ih (notes 3, 8) 0.7 o v cc v switching hysteresis v hy (notes 3, 9) 0.05 o v cc v output low voltage v ol at 4ma load (note 10) 0.3 v recovery time (notes 4, 11) t rec standard speed, r pup = 2.2k i 5 f s overdrive speed, r pup = 2.2k i 2 rising-edge hold-off time (notes 3, 12) t reh standard speed 0.5 5 f s overdrive speed not applicable (0) timeslot duration (notes 4, 13) t slot standard speed 65 f s overdrive speed 8 io pin: 1-wire reset, presence detect cycle reset low time (note 4) t rstl standard speed 480 640 f s overdrive speed 48 80 presence-detect high time t pdh standard speed 15 60 f s overdrive speed 2 6 presence-detect low time t pdl standard speed 60 240 f s overdrive speed 8 24 presence-detect sample time (notes 4, 14) t msp standard speed 60 75 f s overdrive speed 6 10 io pin: 1-wire write write-zero low time (notes 4, 15) t w0l standard speed 60 120 f s overdrive speed 6 16 write-one low time (notes 4, 15) t w1l standard speed 1 15 f s overdrive speed 1 2
ds28e10 1-wire sha-1 authenticator 3 abridged data sheet electrical characteristics (continued) ( t a = -40 n c to +85 n c, see note 1.) note 1: specifications at t a = -40 n c are guaranteed by design only and not production tested. note 2: refer to the full data sheet for this note. note 3: guaranteed by design, characterization, and/or simulation only. not production tested. note 4: system requirement. note 5: maximum allowable pullup resistance is a function of the number of 1-wire devices in the system and 1-wire recovery times. the specified value here applies to systems with only one device and with the minimum 1-wire recovery times. for more heavily loaded systems, an active pullup such as that found in the ds2482-x00 might be required. note 6: voltage below which, during a falling edge on io, a logic 0 is detected. note 7: the voltage on io needs to be less than or equal to v ilmax at all times while the master is driving io to a logic 0 level. note 8: voltage above which, during a rising edge on io, a logic 1 is detected. note 9: after v ih is crossed during a rising edge on io, the voltage on io has to drop by at least v hy to be detected as logic 0. note 10: the i-v characteristic is linear for voltages less than 1v. note 11: applies to a single ds28e10 attached to a 1-wire line. note 12: the earliest recognition of a negative edge is possible at t reh after v ih has been reached on the preceding rising edge. note 13: defines maximum possible bit rate. equal to 1/(t w0lmin + t recmin ). note 14: interval after t rstl during which a bus master is guaranteed to sample a logic 0 on io if there is a ds28e10 present. minimum limit is t pdhmax ; maximum limit is t pdhmin + t pdlmin . note 15: in figure 10 represents the time required for the pullup circuitry to pull the voltage on io up from v il to v ih . the actual maximum duration for the master to pull the line low is t w1lmax + t f - and t w0lmax + t f - , respectively. note 16: d in figure 10 represents the time required for the pullup circuitry to pull the voltage on io up from v il to the input high threshold of the bus master. the actual maximum duration for the master to pull the line low is t rlmax + t f . note 17: data retention is degraded as t a increases. note 18: guaranteed by 100% production test at elevated temperature for a shorter time; equivalence of this production test to data sheet limit at operating temperature range is established by reliability testing. note 19: refer to the full data sheet for this note. parameter symbol conditions min typ max units io pin: 1-wire read read low time (notes 4, 16) t rl standard speed 5 15 - d f s overdrive speed 1 2 - d read sample time (notes 4, 16) t msr standard speed t rl + d 15 f s overdrive speed t rl + d 2 eprom programming current i prog v pp = v pp(max) (note 3) refer to the full data sheet. ma programming time t pp ms programming voltage v pp (note 2) v data retention t dr at +85 n c (notes 17, 18) 10 years sha-1 engine sha-1 computation current i ccsha v cc = 3.6v refer to the full data sheet. ma sha-1 computation time t csha (note 19) ms
ds28e10 1-wire sha-1 authenticator 4 abridged data sheet detailed description the ds28e10 combines a 512-bit sha-1 engine, security data, 224 bits of one-time programmable (otp) eprom, and a 64-bit rom id in a single chip. data is transferred serially through the 1-wire protocol, which requires only a single data lead and a ground return. in addition to its important use as a unique data value in cryptographic sha-1 computations, the devices 64-bit rom id can be used to electronically identify the equipment in which the ds28e10 is used. the rom id also serves as node address in a multidrop 1-wire network environment where multiple devices reside on a common 1-wire bus and operate independently of each other. overview the block diagram in figure 1 shows the relationships between the major control and memory sections of the device. the device has six main data components: 64-bit rom id, security data, challenge buffer, 28 bytes of otp user eprom memory, special function registers, and a 512-bit sha-1 engine. figure 2 shows the hierarchical structure of the 1 - wire protocol. the bus master must first provide one of the seven rom (network) function commands: 1) read rom, 2) match rom, 3) search rom, 4) skip rom, 5) resume (communication), 6) overdrive-skip rom or 7) overdrive-match rom. upon completion of an overdrive-skip rom or overdrive- match rom command executed at standard speed, the device enters overdrive mode where all subsequent communication occurs at a higher speed. the protocol required for these rom function commands is described in figure 8. after a rom function command is success - fully executed, the memory and sha-1 functions become accessible and the master can provide any one of the six available function commands. the protocol for these commands is described in figure 6. all data is read and written least significant bit first. pin configurations pin description v cc io gnd n.c. n.c. n.c. tsoc + 5 4 6 2 3 1 ds28e10 v cc 1 3 gnd io ds28e10 sot23-3 top view 2 pin name function sot23 tsoc 1 2 io 1-wire bus interface. open drain; requires external pullup resistor. 2 3 v cc supply pin for operating power 3 1 gnd ground supply for the device 4, 5, 6 n.c. not connected
ds28e10 1-wire sha-1 authenticator 5 abridged data sheet figure 1. block diagram figure 2. hierarchical structure for 1-wire protocol figure 3. 64-bit rom id refer to the full data sheet. ds28e10 1-wire function control io (1-wire) v cc crc-16 generator 64-bit rom id challenge buffer 512-bit sha-1 engine gnd 224 bits user memory registers security data memory and sha-1 function control unit power distribution available commands: data field affected: read rom match rom search rom skip rom resume overdrive-skip rom overdrive-match rom 64-bit rom id, rc-flag 64-bit rom id, rc-flag 64-bit rom id, rc-flag rc-flag rc-flag rc-flag, od-flag 64-bit rom id, rc-flag, od-flag 1-wire rom function commands device-specific memory function commands command level: ds28e10 msb 8-bit crc code 48-bit serial number msb msb lsb lsb lsb 8-bit family code msb lsb
ds28e10 1-wire sha-1 authenticator 6 abridged data sheet 64-bit rom id each device contains a unique rom id that is 64 bits long. the first 8 bits are a 1-wire family code. the next 48 bits are a unique serial number. the last 8 bits are a cyclic redundancy check (crc) of the first 56 bits. see figure 3 for details. the 1-wire crc is generated using a polynomial generator consisting of a shift register and xor gates as shown in figure 4. the polynomial is x 8 + x 5 + x 4 + 1. additional information about the 1-wire crc is available in application note 27: understanding and using cyclic redundancy checks with maxim i button ? products . the shift register bits are initialized to 0. then, starting with the least significant bit of the family code, one bit at a time is shifted in. after the 8th bit of the family code has been entered, the serial number is entered. after the last bit of the serial number has been entered, the shift register contains the crc value. shifting in the 8 bits of the crc returns the shift register to all 0s. memory the device has three memory areas: user memory, secu - rity data, and special function registers. user memory and special function registers are located in a linear address space, as shown in figure 5. the user memory begins at address 0000h and ends at address 0017h. refer to the full data sheet for additional information. the user-writeable memory is implemented in eprom technology. the factory-default state of the memory is 00h. during programming, bits of the target 4-byte block can be changed to a 1 or a 0. once a block is written, the entire 4-byte block becomes automatically write pro - tected. this means it is not possible to program a block multiple times, e.g., to change a few bits at a time. memory and sha-1 function commands this section describes the commands and flowcharts needed to use the memory and sha-1 engine of the device. refer to the full data sheet for more informa - tion. figure 4. 1-wire crc generator i button is a registered trademark of maxim integrated products, inc. 1st stage 2nd stage 3rd stage 4th stage 7th stage 8th stage 6th stage 5th stage x 0 x 1 x 2 x 3 x 4 polynomial = x 8 + x 5 + x 4 + 1 input data x 5 x 6 x 7 x 8
ds28e10 1-wire sha-1 authenticator 13 abridged data sheet 1-wire bus system the 1-wire bus is a system that has a single bus master and one or more slaves. in all instances the ds28e10 is a slave device. the bus master is typically a micro - controller. the discussion of this bus system is broken down into three topics: hardware configuration, transac - tion sequence, and 1-wire signaling (signal types and timing). the 1-wire protocol defines bus transactions in terms of the bus state during specific time slots, which are initiated on the falling edge of sync pulses from the bus master. hardware configuration the 1-wire bus has only a single line by definition; it is important that each device on the bus be able to drive it at the appropriate time. to facilitate this, each device attached to the 1-wire bus must have open-drain or three-state outputs. the 1-wire port of the ds28e10 is open drain with an internal circuit equivalent to that shown in figure 7. a multidrop bus consists of a 1-wire bus with multiple slaves attached. the ds28e10 supports both a standard and overdrive communication speed of 15.4kbps (max) and 125kbps (max), respectively. the value of the pullup resistor primarily depends on the network size and load conditions. the ds28e10 requires a pullup resistor of 2.2k i (max) at any speed. the idle state for the 1-wire bus is high. if for any reason a transaction must be suspended, the bus must be left in the idle state if the transaction is to resume. if this does not occur and the bus is left low for more than 16 f s (overdrive speed) or more than 120 f s (standard speed), one or more devices on the bus could be reset. transaction sequence the protocol for accessing the ds28e10 through the 1-wire port is as follows: ? initialization ? rom function command ? memory/sha-1 function command ? transaction/data initialization all transactions on the 1-wire bus begin with an initializa - tion sequence. the initialization sequence consists of a reset pulse transmitted by the bus master followed by a presence pulse(s) transmitted by the slave(s). the pres - ence pulse lets the bus master know that the ds28e10 is on the bus and is ready to operate. for more details, see the 1-wire signaling section. 1-wire rom function commands once the bus master has detected a presence, it can issue one of the seven rom function commands that the ds28e10 supports. all rom function commands are 8 bits long. a list of these commands follows (see the flowchart in figure 8). under certain conditions, the rom function commands may not operate properly right after power-up. see the applications information section for a method to ensure proper operation. read rom [33h] the read rom command allows the bus master to read the ds28e10s 8-bit family code, unique 48-bit serial number, and 8-bit crc. this command can only be used if there is a single slave on the bus. if more than one slave is present on the bus, a data collision occurs when figure 7. hardware configuration rx r pup i l v pup bus master open-drain port pin 100 ? mosfet tx rx tx data ds28e10 1-wire port rx = receive tx = transmit
ds28e10 1-wire sha-1 authenticator 14 abridged data sheet all slaves try to transmit at the same time (open drain produces a wired-and result). the resultant family code and 48-bit serial number result in a mismatch of the crc. match rom [55h] the match rom command, followed by a 64-bit rom id, allows the bus master to address a specific ds28e10 on a multidrop bus. only the ds28e10 that exactly matches the 64-bit rom id responds to the following memory or sha-1 function command. all other slaves wait for a reset pulse. this command can be used with a single or multiple devices on the bus. search rom [f0h] when a system is initially brought up, the bus master might not know the number of devices on the 1-wire bus or their rom id numbers. by taking advantage of the wired-and property of the bus, the master can use a process of elimination to identify the id of all slave devices. for each bit of the id number, starting with the least significant bit, the bus master issues a triplet of time slots. on the first slot, each slave device participat - ing in the search outputs the true value of its id number bit. on the second slot, each slave device participating in the search outputs the complemented value of its id number bit. on the third slot, the master writes the true value of the bit to be selected. all slave devices that do not match the bit written by the master stop participat - ing in the search. if both of the read bits are zero, the master knows that slave devices exist with both states of the bit. by choosing which state to write, the bus master branches in the search tree. after one complete pass, the bus master knows the rom id number of a single device. additional passes identify the id numbers of the remaining devices. refer to application note 187: 1-wire search algorithm for a detailed discussion, including an example. skip rom [cch] this command can save time in a single-drop bus sys - tem by allowing the bus master to access the memory or sha-1 functions without providing the 64-bit rom id. if more than one slave is present on the bus and, for example, a read command is issued following the skip rom command, data collision occurs on the bus as multiple slaves transmit simultaneously (open-drain pulldowns produce a wired-and result). resume command [a5h] to maximize the data throughput in a multidrop environ - ment, the resume command is available. this command checks the status of the rc bit and, if it is set, directly transfers control to the memory and sha-1 functions, similar to a skip rom command. the only way to set the rc bit is through successfully executing the match rom, search rom, or overdrive-match rom command. once the rc bit is set, the device can repeatedly be accessed through the resume command. accessing another device on the bus clears the rc bit, preventing two or more devices from simultaneously responding to the resume command. overdrive-skip rom [3ch] on a single-drop bus this command can save time by allowing the bus master to access the memory functions without providing the 64-bit rom id. unlike the normal skip rom command, the overdrive-skip rom sets the ds28e10 in the overdrive mode (od = 1). all communi - cation following this command must occur at overdrive speed until a reset pulse of minimum 480 f s duration resets all devices on the bus to standard speed (od = 0). when issued on a multidrop bus, this command sets all overdrive-supporting devices into overdrive mode. to subsequently address a specific overdrive-supporting device, a reset pulse at overdrive speed must be issued followed by a match rom or search rom command sequence. this speeds up the time for the search pro - cess. if more than one slave supporting overdrive is pres - ent on the bus and the overdrive-skip rom command is followed by a read command, data collision occurs on the bus as multiple slaves transmit simultaneously (open- drain pulldowns produce a wired-and result). overdrive-match rom [69h] the overdrive-match rom command followed by a 64-bit rom id transmitted at overdrive speed allows the bus master to address a specific ds28e10 on a multidrop bus and to simultaneously set it in overdrive mode. only the ds28e10 that exactly matches the 64-bit number responds to the subsequent memory or sha-1 function command. slaves already in overdrive mode from a previous overdrive-skip rom or successful overdrive-match rom command remain in overdrive mode. all overdrive-capable slaves return to standard speed at the next reset pulse of minimum 480 f s dura - tion. the overdrive-match rom command can be used with a single or multiple devices on the bus.
ds28e10 1-wire sha-1 authenticator 15 abridged data sheet figure 8a. rom functions flowchart ds28e10 tx presence pulse bus master tx reset pulse bus master tx rom function command ds28e10 tx crc byte ds28e10 tx family code (1 byte) ds28e10 tx serial number (6 bytes) rc = 0 master tx bit 0 rc = 0 rc = 0 rc = 0 od = 0 y y y y y y y y 33h read rom command? n 55h match rom command? bit 0 match? bit 0 match? n n n n n n n f0h search rom command? od reset pulse? n n cch skip rom command? n rc = 1 master tx bit 1 master tx bit 63 bit 1 match? bit 63 match? y y rc = 1 from memory and sha-1 function flowchart (figure 6) to memory and sha-1 function flowchart (figure 6) ds28e10 tx bit 0 ds28e10 tx bit 0 master tx bit 0 bit 1 match? bit 63 match? ds28e10 tx bit 1 ds28e10 tx bit 1 master tx bit 1 ds28e10 tx bit 63 ds28e10 tx bit 63 master tx bit 63 y to figure 8b to figure 8b from figure 8b from figure 8b
ds28e10 1-wire sha-1 authenticator 16 abridged data sheet figure 8b. rom functions flowchart (continued) master tx bit 0 rc = 0; od = 1 rc = 0; od = 1 od = 0 (see note) note: the od flag remains at 1 if the device was already at overdrive speed before the overdrive-match rom command was issued. (see note) (see note) rc = 1? y y a5h resume command? n y 3ch overdrive- skip rom? n y 69h overdrive- match rom? n n od = 0 n od = 0 n master tx bit 1 master tx bit 63 y y rc = 1 y bit 0 match? master tx reset? bit 63 match? bit 1 match? n y n y master tx reset? n to figure 8a from figure 8a from figure 8a to figure 8a
ds28e10 1-wire sha-1 authenticator 17 abridged data sheet 1-wire signaling the ds28e10 requires strict protocols to ensure data integrity. the protocol consists of four types of signaling on one line: reset sequence with reset pulse and pres - ence pulse, write-zero, write-one, and read-data. except for the presence pulse, the bus master initiates all falling edges. the ds28e10 can communicate at two different speeds: standard speed and overdrive speed. if not explicitly set into the overdrive mode, the ds28e10 com - municates at standard speed. while in overdrive mode the fast timing applies to all waveforms. to get from idle to active, the voltage on the 1-wire line needs to fall from v pup below the threshold v il . to get from active to idle, the voltage needs to rise from 0v past the threshold v ih . the time it takes for the voltage to make this rise is seen in figure 9 as , and its dura - tion depends on the pullup resistor (r pup ) used and the capacitance of the 1-wire network attached. figure 9 shows the initialization sequence required to begin any communication with the ds28e10. a reset pulse followed by a presence pulse indicates that the ds28e10 is ready to receive data, given the correct rom and memory function command. if the bus master uses slew-rate control on the falling edge, it must pull down the line for t rstl + t f to compensate for the edge. a t rstl duration of 480 f s or longer exits the overdrive mode, returning the device to standard speed. if the ds28e10 is in overdrive mode and t rstl is no longer than 80 f s, the device remains in overdrive mode. if the device is in overdrive mode and t rstl is between 80 f s and 480 f s, the device resets, but the communication speed is undetermined. after the bus master has released the line it goes into receive mode. now the 1-wire bus is pulled to v pup through the pullup resistor, or in case of a ds2482-x00 driver, by active circuitry. when the threshold v ih is crossed, the ds28e10 waits for t pdh and then transmits a presence pulse by pulling the line low for t pdl . to detect a presence pulse, the master must test the logical state of the 1-wire line at t msp . the t rsth window must be at least the sum of t pdhmax , t pdlmax , and t recmin . immediately after t rsth is expired, the ds28e10 is ready for data com - munication. in a mixed population network, t rsth should be extended to minimum 480 f s at standard speed and 48 f s at overdrive speed to accommodate other 1-wire devices. read/write time slots data communication with the ds28e10 takes place in time slots, which carry a single bit each. write time slots transport data from bus master to slave. read time slots transfer data from slave to master. figure 10 illustrates the definitions of the write and read time slots. all communication begins with the master pulling the data line low. as the voltage on the 1-wire line falls below the threshold v il , the ds28e10 starts its internal timing generator that determines when the data line is sampled figure 9. initialization procedure: reset and presence pulse resistor master ds28e10 t rstl t rsth master tx "reset pulse" master rx "presence pulse" v pup v ihmaster v ih v il 0v t f t rec t pdl t pdh t msp
ds28e10 1-wire sha-1 authenticator 18 abridged data sheet figure 10. read/write timing diagrams resistor master resistor master resistor master ds28e10 v pup v ihmaster v ih v il 0v t f v pup v ihmaster v ih v il 0v t f v pup v ihmaster v ih v il 0v t f t slot t w1l t rec t slot t slot t w0l t rec master sampling window t rl t msr write-one time slot write-zero time slot read-data time slot
ds28e10 1-wire sha-1 authenticator 19 abridged data sheet during a write time slot and how long data is valid during a read time slot. master-to-slave for a write-one time slot, the voltage on the data line must have crossed the v ih threshold before the write- one low time t w1lmax is expired. for a write-zero time slot, the voltage on the data line must stay below the v ih threshold until the write-zero low time t w0lmin is expired. for the most reliable communication, the volt - age on the data line should not exceed v ilmax during the entire t w0l or t w1l window. after the v ih threshold has been crossed, the ds28e10 needs a recovery time t rec before it is ready for the next time slot. slave-to-master a read-data time slot begins like a write-one time slot. the voltage on the data line must remain below v il until the read low time t rl is expired. during the t rl window, when responding with a 0, the ds28e10 starts pulling the data line low; its internal timing generator determines when this pulldown ends and the voltage starts rising again. when responding with a 1, the ds28e10 does not hold the data line low at all, and the voltage starts rising as soon as t rl is over. the sum of t rl + d (rise time) on one side and the internal timing generator of the ds28e10 on the other side define the master sampling window (t msrmin to t msrmax ) in which the master must perform a read from the data line. for the most reliable communication, t rl should be as short as permissible, and the master should read close to but no later than t msrmax . after reading from the data line, the master must wait until t slot is expired. this guarantees sufficient recovery time t rec for the ds28e10 to get ready for the next time slot. note that t rec specified herein applies only to a single ds28e10 attached to a 1-wire line. for multidevice configurations, t rec needs to be extended to accommodate the addi - tional 1-wire device input capacitance. alternatively, an interface that performs active pullup during the 1-wire recovery time, such as the ds2482-x00 1-wire line driv - ers, can be used. programming pulse refer to the full data sheet for this information. improved network behavior (switchpoint hysteresis) in a 1-wire environment, line termination is possible only during transients controlled by the bus master (1-wire driver). 1-wire networks, therefore, are susceptible to noise of various origins. depending on the physical size and topology of the network, reflections from end points and branch points can add up or cancel each other to some extent. such reflections are visible as glitches or ringing on the 1-wire communication line. noise coupled onto the 1-wire line from external sources can also result in signal glitching. a glitch during the rising edge of a time slot can cause a slave device to lose synchroni - zation with the master and, consequently, result in a figure 11. programming pulse timing refer to the full data sheet for this information.
ds28e10 1-wire sha-1 authenticator 20 abridged data sheet search rom command coming to a dead end or cause a device-specific function command to abort. for bet - ter performance there is a hysteresis at the low-to-high switching threshold v ih . if a negative glitch crosses v ih but does not go below v ih - v hy , it is not recognized (figure 13, case a). the hysteresis is effective at any 1- wire speed. for standard speed communication only, there is a time window specified by the rising-edge hold-off time t reh during which glitches are ignored, even if they extend below v ih - v hy threshold (figure 13, case b, t gl < t reh ). deep voltage droops or glitches that appear late after crossing the v ih threshold and extend beyond the t reh window cannot be filtered out and are taken as the beginning of a new time slot (figure 13, case c, t gl r t reh ). the rising-edge hold-off glitch filtering does not apply at overdrive speed. crc generation the ds28e10 uses two different types of crcs. one crc is an 8-bit type that is computed at the factory and is stored in the most significant byte of the 64-bit rom id number. the bus master can compute a crc value from the first 56 bits of the 64-bit rom id and compare it to figure 12. typical circuit for eprom programming figure 13. noise suppression scheme refer to the full data sheet for this information. v pup v ih v hy 0v t reh t gl t reh t gl case a case c case b
ds28e10 1-wire sha-1 authenticator 21 abridged data sheet the value read from the ds28e10 to determine if the id has been received error-free. the equivalent polynomial function of this crc is x 8 + x 5 + x 4 + 1. this 8-bit crc is received in the true (noninverted) form. the other crc is a 16-bit type, which is used for error detection with memory and sha-1 commands. for details, refer to the full data sheet. figure 14. crc-16 hardware description and polynomial refer to the full data sheet for this information.
ds28e10 1-wire sha-1 authenticator 24 abridged data sheet package information for the latest package outline information and land pat terns, go to www.maxim-ic.com/packages . note that a +, #, or - in the package code indicates rohs status only. package drawings may show a different suf fix character, but the drawing pertains to the package regardless of rohs status. applications information power-up timing the ds28e10 is sensitive to the power-on slew rate and can inadvertently power up with incomplete initialization. when this occurs, the read rom command does not deliver a valid rom id and the memory/sha-1 functions do not work properly. some production lots are more affected than others. for most reliable operation, it is recommended to per - form the following steps after the v cc supply has rea - ched its normal operating level: 1) generate a reset/presence detect sequence (see figure 9). 2) issue the skip rom command. 3) issue the write memory command (code 55h) with memory address 0000h. 4) send 4 data bytes ffh. 5) read the inverted crc-16 and, without waiting for t pp , send the 00h clocking byte. do not apply the programming pulse ; instead, leave v cc at its normal level (v cc = v pup ). 6) generate a reset/presence detect sequence. these steps force an internal power-on reset with com - plete initialization. now the device is ready to operate and delivers a valid rom id and correctly executes all rom and memory/sha-1 function commands. if there is more than one ds28e10 on the 1-wire bus, this proce - dure initializes all of them at the same time. compatibility considerations the ds28e10 might not be the only device on the 1-wire bus. therefore, one should be aware of unintended consequences caused by issuing skip rom followed by command code 55h. as it turns out, 1-wire memories understand command code 55h as copy scratchpad, a command that is executed only if preceded by a matching write scratchpad command; this precondition is not met here. logger i buttons of the ds1922 series and the ds1923 understand command code 55h as forced conversion. this command would definitely be executed, but has no effect other than overwriting the latest conversion readout register with new values; this occurs only if no mission is in progress. package type package code outline no. land pattern no. 6 tsoc d6+1 21-0382 90-0321 3 sot23 u3+2 21-0051 90-0179
maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no circuit patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. maxim integrated products, 120 san gabriel drive, sunnyvale, ca 94086 408-737-7600 25 ? 2011 maxim integrated products maxim is a registered trademark of maxim integrated products, inc. ds28e10 1-wire sha-1 authenticator abridged data sheet revision history revision number revision date description pages changed 0 6/10 initial release 1 10/10 changed esd specification from 8kv to 6kv in the features section and added land pattern information to the package information section 1, 23 2 4/11 added the applications information section 24


▲Up To Search▲   

 
Price & Availability of DS28E10P

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X